DocumentCode :
3774368
Title :
Design of compact and low power reversible comparator
Author :
V. Shiva Prasad Nayak;Govind Prasad;K Dedeepya Chowdary;K Manjunatha Chari
Author_Institution :
Dept of ECE., GITAM University, Hyderabad, India
fYear :
2015
Firstpage :
17
Lastpage :
21
Abstract :
According to the Launder´s principle, in binary for each bit loss information kTln2 of heat is dissipated. All the present designs like CMOS are irreversible logics which losses bit information. Reversible logic is the better way of reducing power consumption. Bit loss always give the more power consumption but here by recovering bit loss using reversible logic we are getting less power consumption, as well as less number of gates and high speed. In this paper, we proposed a reversible n-bit binary comparator, the calculation for quantum cost, number of gates, garbage outputs, power, delay and algorithm for constructing is presented. In this paper we got the improvement of 37.5% for number of gates, 43.5% for power consumption and 44.22% for delay of 4 bit comparator over conventional.
Keywords :
"Logic gates","Delays","Simulation","Instruments","CMOS integrated circuits","Power demand","Very large scale integration"
Publisher :
ieee
Conference_Titel :
Control, Instrumentation, Communication and Computational Technologies (ICCICCT), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCICCT.2015.7475241
Filename :
7475241
Link To Document :
بازگشت