DocumentCode :
3774414
Title :
Noise tolerant current mirror footed domino logic
Author :
Preetisudha Meher;Kamalakanta Mahapatra
Author_Institution :
ECE Department, GITAM University, India
fYear :
2015
Firstpage :
267
Lastpage :
270
Abstract :
As compared to static logic, domino logic circuits are always preferable for high performance circuit designs because of their less number of transistor requirement and high operational speed. Due to the presence of charge sharing problem and less noise tolerance this logic is not broadly accepted for all logic designs. The desired output of the circuit can change with a little noise pulse in the input of domino logic. Domino logic circuit has two stages first is dynamic logic part which is followed by a static inverter. This static inverter consumes very less power and has high noise immunity. In this paper a novel circuit called current mirror footed domino logic has been proposed for CMOS domino logic. This proposed domino logic is noise tolerant and has low power consumption than the basic footed and footless domino logic styles. Unity noise gain (UNG) found is also good for this logic style as compared to the previous proposed logic styles.
Keywords :
"Logic gates","Transistors","Mirrors","Clocks","Logic circuits","CMOS integrated circuits","Delays"
Publisher :
ieee
Conference_Titel :
Control, Instrumentation, Communication and Computational Technologies (ICCICCT), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICCICCT.2015.7475287
Filename :
7475287
Link To Document :
بازگشت