DocumentCode :
3774617
Title :
High performance State Retention with Power Gating applied to CPU subsystems - design approaches and silicon evaluation
Author :
David Flynn
Author_Institution :
R&D, ARM Ltd, Cambridge, UK
fYear :
2012
Firstpage :
1
Lastpage :
3
Abstract :
Power management is of increasing concern and challenge to SOC and product designers Power Gating (PG) is now well understood as a technique for reducing static leakage power when circuits are idle. State-Retention Power Gating (SRPG) enhancements in hardware can address fast wake-up latency and transparency to system software but have area, performance and robustness/reliability impacts that need minimizing. This presentation addresses practical application of State Retention Power Gating to CPU subsystems, and covers what matters from the system and RTL designer perspective building on the EDA implementation support from UPF and CPF power intent. Current EDA support for Power Gating is tuned around “logiclevel” drive of power gates. The new techniques that are described and contrasted build on the multi-voltage aware tools and formats to add enhanced power gate performance as well as addressing state retention without the traditional area and timing penalties. The work described in this paper is at an applied research phase and has been undertaken in collaboration with researches in the Electronics and Computer Science faculty of the University of Southampton in the UK; the technology demonstrator implemented in Silicon (on a 65nm Low Leakage process) was co-developed and fabricated using the EUROPRACTICE “mini@sic” Multi-Project Wafer service with TSMC Inc as the semiconductor foundry [8].
Keywords :
"Logic gates","System-on-chip","Central Processing Unit","IP networks","Power system gating","Power system management"
Publisher :
ieee
Conference_Titel :
Hot Chips 24 Symposium (HCS), 2012 IEEE
Type :
conf
DOI :
10.1109/HOTCHIPS.2012.7476506
Filename :
7476506
Link To Document :
بازگشت