DocumentCode :
3774954
Title :
Under 100-cycle thread migration latency in a single-ISA heterogeneous multi-core processor
Author :
Elliott Forbes;Zhenqian Zhang;Randy Widialaksono;Brandon Dwiel;Rangeen Basu Roy Chowdhury;Vinesh Srinivasan;Steve Lipa;Eric Rotenberg;W. Rhett Davis;Paul D. Franzon
Author_Institution :
Center for Efficient, Scalable and Reliable Computing, Department of Electrical and Computer Engineering, North Carolina State University
fYear :
2015
Firstpage :
1
Lastpage :
1
Abstract :
This article consists of a single slide from the authors´ conference presentation. Single-ISA Heterogeneous Multi-core: General purpose cores with different microarchitectures, tuned for different energy/performance points. Performance and energy of a program can be optimized by migrating among the core types as program characteristics change. Prior research has shown as much as a 50% improvement in energy when migrating every 1,000 cycles versus every 10,000 cycles. Such fine-grained thread migration requires very low migration overhead. We propose hardware support for fast thread migration. To migrate a thread, committed register values and the program counter must be moved from the source core to the destination core.
Keywords :
"Registers","Multicore processing","Program processors","Microarchitecture","Hardware"
Publisher :
ieee
Conference_Titel :
Hot Chips 27 Symposium (HCS), 2015 IEEE
Type :
conf
DOI :
10.1109/HOTCHIPS.2015.7477478
Filename :
7477478
Link To Document :
بازگشت