DocumentCode :
3776540
Title :
Novel gate-all around triangular channel horizontal nanowire field-effect transistor for low power memories
Author :
Shivani Chopra;Subha Subramaniam;Sangeeta M. Joshi;R. N. Awale
Author_Institution :
Department of Electronics, Shah and Anchor Kutchhi Engineering College, Mumbai, Maharashtra, India
fYear :
2015
Firstpage :
54
Lastpage :
59
Abstract :
This paper proposes a novel gate-all around (GAA) triangular channel horizontal nanowire field-effect transistor (HNWFET) for future low power memories. As the cross-sectional dimensions of nanowire channel are very small, an enhanced electrostatic controllability and carrier mobility characteristics are achieved. Ion, Ioff and the ratio Ion/Ioff have been chosen as the figure of merit to optimize the triangular channel HNWFET considering the parameters such as channel length, channel doping and temperature. The subthreshold slope (SS), Drain Induced Barrier Lowering (DIBL) and other device performance parameters are observed for optimized channel length using three-dimensional technology computer-aided design (TCAD). Our results show that reduction in channel length yields better ON-state and OFF-state characteristics with Ion as high as 0.0284mA and Ioff as low as 0.24pA.
Keywords :
"Logic gates","Doping","Three-dimensional displays","Silicon","Solid modeling","Transistors","Performance evaluation"
Publisher :
ieee
Conference_Titel :
Information Processing (ICIP), 2015 International Conference on
Type :
conf
DOI :
10.1109/INFOP.2015.7489350
Filename :
7489350
Link To Document :
بازگشت