DocumentCode :
3776600
Title :
A novel design of a high speed hysteresis-based comparator in 90-nm CMOS technology
Author :
Satyabrata Nanda;Avipsa S. Panda;G. L. K. Moganti
Author_Institution :
Department of Avionics, Pune Institute of Aviation Technology, Pune, India
fYear :
2015
Firstpage :
388
Lastpage :
391
Abstract :
Analog-to-digital circuit converts an analog signal having continuous-time and continuous-amplitude to a discrete-time and discrete-amplitude digital signal. A comparator is a vital block in any analog-to-digital circuit. The comparators play a crucial part in the analog to digital conversion. This paper puts forth the design of hysteresis comparator in 90-nm CMOS technology. The proposed comparator reduces the occurrence of noisy output and has high speed, in comparison to the conventional comparator. The circuit design and analysis has been done using Cadence.
Keywords :
"Hysteresis","Noise measurement","Delays","Power dissipation","CMOS integrated circuits","CMOS technology","Latches"
Publisher :
ieee
Conference_Titel :
Information Processing (ICIP), 2015 International Conference on
Type :
conf
DOI :
10.1109/INFOP.2015.7489413
Filename :
7489413
Link To Document :
بازگشت