DocumentCode :
3776942
Title :
FPGA based hardware implementation of adaptive equalizer for Rayleigh fading channel
Author :
Sudipta Bose;Anindita Mondal;Iti Saha Misra
Author_Institution :
School of Mobile Computing and Communication, Jadavpur University, Kolkata, India
fYear :
2015
Firstpage :
338
Lastpage :
341
Abstract :
In this paper a novel approach is made to design a real-time adaptive equalizer based on Least Mean Square (LMS) adaptive algorithms in hardware domain. The FPGA platform is used to model the digital circuitry of the equalizer. A new and simple technique known as "Hardware Co-simulation" is used to configure XC6SLX45 FPGA board. In the initial phase of designing, additive white Gaussian noise (AWGN) channel is used to add noise. In the second phase Rayleigh fading channel is used since the wireless transmission scenario resembles the Rayleigh fading channel. Digital circuitry for AWGN channel requires only real valued computation whereas Rayleigh channel requires complex valued computation. According to the literature survey, limited research work has been done in hardware domain on adaptive equalizer. Therefore the objective of this work is to implement adaptive equalizer in FPGA platform and have a realtime analysis of the equalizer in the hardware domain.
Keywords :
"Fading channels","Convergence","AWGN channels","Hardware","Algorithm design and analysis","Equalizers","Signal to noise ratio"
Publisher :
ieee
Conference_Titel :
Microwave, Optical and Communication Engineering (ICMOCE), 2015 International Conference on
Type :
conf
DOI :
10.1109/ICMOCE.2015.7489761
Filename :
7489761
Link To Document :
بازگشت