• DocumentCode
    3776972
  • Title

    Design and implementation of FPGA based Digital Pulse Compression via fast convolution using FFT-OS method

  • Author

    Vikram Thakur;Amit Kumar Verma;Paramananda Jena;G. Surya Prasad

  • Author_Institution
    Electronics & Radar Development Establishment (LRDE), Defence Research and Development Organization (DRDO), Bengaluru, India
  • fYear
    2015
  • Firstpage
    455
  • Lastpage
    458
  • Abstract
    Digital Pulse Compression (DPC) is one of the key steps in the signal processing of a radar system. It provides range resolution of the radar system as well as Signal to Noise Ratio (SNR) improvement of the received signal. To get higher SNR improvement by DPC, higher number of phase coded samples in the transmit pulse are required. Traditionally, it is implemented by Finite Impulse Response (FIR) filtering method. This leads to large number of taps (multipliers) of FIR filter, thus limiting the number of samples in the transmit pulse. With the advancement of technology, hardware implementation of higher number of FFT point operation is possible and hence fast convolution is preferred solution for DPC implementation. But, for high unambiguous range radars, large number of samples in the receive window leads to larger numbers of Fast Fourier Transform (FFT) points, thus, consumeing a huge portion of FPGA resources. This paper presents the approach of implementing Digital Pulse Compression via Fast Convolution using FFT - Overlap Save method (FFT-OS). This method will allow us to increase the number of samples in the receive window as well as reduce the length of FFT points to perform fast convolution.
  • Keywords
    "Field programmable gate arrays","Radar","Convolution","Random access memory","IP networks","Hardware","Matched filters"
  • Publisher
    ieee
  • Conference_Titel
    Microwave, Optical and Communication Engineering (ICMOCE), 2015 International Conference on
  • Type

    conf

  • DOI
    10.1109/ICMOCE.2015.7489791
  • Filename
    7489791