Title :
Low power duty cycle adjustment simple method in high speed serial links
Author :
Vazgen Melikyan;Arthur Sahakyan;Arsen Hekimyan;Davit Trdatyan;Aram Shishmanyan;Tigran Khazhakyan
Author_Institution :
Department of Microelectronics Circuits and Systems, State Engineering University of Armenia, Yerevan, Armenia
Abstract :
A low power method of clock signal duty cycle adjustment is presented in this paper. The proposed architecture produces a synchronous signal in the output of system with 50?1% duty cycle over PVT, which is needed to avoid data error and setup/hold time margins violations during farther operation with data. Method also helps to improve noise immunity, because in case of 50% duty cycle signal in the input of synchronous system makes it more noise protected and helps to avoid phase errors between control signals. The presented correction mechanism can be used in the special input/output circuits of several standards such as Peripheral Component Interconnect (PCI), Universal Serial Bus (USB) and some structures of ADC/DACs.
Keywords :
"Detectors","Clocks","Distortion","Integrated circuit modeling","Switches","Capacitors","Universal Serial Bus"
Conference_Titel :
East-West Design & Test Symposium (EWDTS), 2015 IEEE
DOI :
10.1109/EWDTS.2015.7493157