• DocumentCode
    3778950
  • Title

    Design of a high speed and low area latch-based comparator in 90-nm CMOS technology having low offset voltage

  • Author

    Satyabrata Nanda;Avipsa S. Panda;G.L.K. Moganti

  • Author_Institution
    Department of Avionics, Pune Institute of Aviation Technology, India
  • fYear
    2015
  • Firstpage
    628
  • Lastpage
    631
  • Abstract
    A comparator is the essential building block of any analog-to-digital circuit. They generally are the decision-making circuits that play a key role in the analog to digital conversion; hence the accuracy and speed are the characteristics that are considered. Dynamic comparators are thus most widely used. This paper puts forth the design of a latch-based comparator which has very less delay, high speed, low area and less offset voltage, in comparison to the conventional comparators. The power dissipation is also less of the proposed circuit. The design and analysis (simulation) has been done using Cadence tool in 90-nm CMOS technology.
  • Keywords
    "Latches","CMOS integrated circuits","Delays","Decision making","Transistors","CMOS technology","Power dissipation"
  • Publisher
    ieee
  • Conference_Titel
    Energy Systems and Applications, 2015 International Conference on
  • Type

    conf

  • DOI
    10.1109/ICESA.2015.7503425
  • Filename
    7503425