DocumentCode :
3779430
Title :
Area and delay aware approaches for realizing multi-operand addition on FPGAs using two-operand adders
Author :
Noureddine Chabini;Said Belkouch
Author_Institution :
Department of Electrical and Computer Engineering, Royal Military College of Canada, Kingston, ON, Canada
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
Multi-operand addition is found in many real-life applications. In this paper, we propose two approaches for realizing multi-operand addition using two-operand adders on Field Programmed Gate Arrays (FPGAs). The proposed approaches reduce the area of the final implementation while reducing its propagation delay. We focus on the case where the operands are of different sizes.
Keywords :
"Adders","Field programmable gate arrays"
Publisher :
ieee
Conference_Titel :
Computer Systems and Applications (AICCSA), 2015 IEEE/ACS 12th International Conference of
Electronic_ISBN :
2161-5330
Type :
conf
DOI :
10.1109/AICCSA.2015.7507197
Filename :
7507197
Link To Document :
بازگشت