DocumentCode :
3781151
Title :
A low voltage SRAM sense amplifier with offset cancelling using digitized multiple body biasing
Author :
Bingyan Liu;Yong Hei
Author_Institution :
ASIC &System Department, Institute of Microelectronics Chinese Academy of Sciences, Beijing 100029, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
An offset cancelling technique with digitized multiple body biasing (DMBB) has been proposed. In this scheme, transistors threshold voltage mismatch in latch type sense amplifier (SA) is compensated by adjusting the body bias voltage digitally and repeatedly. Simulated results in 130-nm CMOS technology show that the proposed calibration technique can reduce the standard deviation of offset voltage by over 4X comparing to conventional sense amplifier. In addition, this calibration technique only introduces a little area overhead and some calibration clocks.
Keywords :
"Calibration","Threshold voltage","Transistors","Latches","Random access memory","Integrated circuit modeling","Voltage control"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7516887
Filename :
7516887
Link To Document :
بازگشت