DocumentCode :
3781310
Title :
A 6b 2b/cycle SAR ADC beyond 1GS/s with hybrid DAC structure and low kickback noise comparators
Author :
Long Zhao;Chenxi Deng;Yuhua Cheng
Author_Institution :
Shanghai Research Institute of Microelectronics, Peking University, Shanghai 201203, China
fYear :
2015
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, a 6b SAR ADC beyond 1GS/s with 2b/cycle conversion is implemented in a 40nm CMOS low-leakage (LL) process. Compared with conventional 2b/cycle SAR ADC, a hybrid DAC consisting of a capacitor-DAC and a resistor-DAC is adopted to increase the ratio of the speed to power consumption. Besides, a novel comparator with high speed and low kickback noise is also proposed. The comparators are organized in parallel to remove the time delay of the SA logic and the reset time of comparators. The simulation result shows the ADC achieves a SNDR of 36.36dB and 36.79dB with the power consumption of 12.5mW and 20.1mW under 1.1V supply voltage, corresponding to two operation modes of 1.35GS/s and 1.5GS/s sampling rate respectively.
Keywords :
"Transistors","Power demand","Capacitors","Capacitance","Simulation","Clocks","CMOS integrated circuits"
Publisher :
ieee
Conference_Titel :
ASIC (ASICON), 2015 IEEE 11th International Conference on
Print_ISBN :
978-1-4799-8483-1
Electronic_ISBN :
2162-755X
Type :
conf
DOI :
10.1109/ASICON.2015.7517103
Filename :
7517103
Link To Document :
بازگشت