DocumentCode :
3781723
Title :
A High-Throughput Processor for Dual-Field Elliptic Curve Cryptography with Power Analysis Resistance
Author :
Wei Li;Xiaoyang Zeng;Xiao Feng;Zibin Dai
Author_Institution :
State-Key Lab. of ASIC &
fYear :
2015
Firstpage :
570
Lastpage :
577
Abstract :
In this paper, a mixture of VLIW and vector architecture of ECC processor is proposed to perform either prime field GF(p) operations or binary field GF(2m) operations for arbitrary prime numbers and irreducible polynomials. Besides, an application specific instruction set for ECC is presented to support parallel processing with VLIW instruction structure features and vector register addressing modes. Moreover, a new randomized clock cycle´s insertion technique in regular calculation is designed against SPA and DPA attacks with 3% area and 4% power overhead. After implemented in 65-nm CMOS process, our proposed 521-bit dual field elliptic curve cryptographic processor can perform scalar multiplication in 1.3 ms over GF(p521) and 0.94 ms over GF(2521). Our ECC processor chip is advantageous not only in terms of functionality, scalability, and performance but also in protection against power-analysis attacks.
Keywords :
"Registers","Algorithm design and analysis","Elliptic curve cryptography","Clocks","Schedules","Throughput","Hardware"
Publisher :
ieee
Conference_Titel :
Ubiquitous Intelligence and Computing and 2015 IEEE 12th Intl Conf on Autonomic and Trusted Computing and 2015 IEEE 15th Intl Conf on Scalable Computing and Communications and Its Associated Workshops (UIC-ATC-ScalCom), 2015 IEEE 12th Intl Conf on
Type :
conf
DOI :
10.1109/UIC-ATC-ScalCom-CBDCom-IoP.2015.114
Filename :
7518293
Link To Document :
بازگشت