DocumentCode :
3782414
Title :
A new process integration-P/sup 3/ (pre poly plug)-for giga bit DRAM era
Author :
Takhyun Yoon; Koocheol Joung; Jinho Kim; Woncheol Cho; Wouns Yang; Duheon Song
Author_Institution :
R&D Div., LG Semicon Co. Ltd., Cheongju, South Korea
fYear :
1999
Firstpage :
37
Lastpage :
38
Abstract :

By utilizing not only the suitable topology generated by underlying layers but also advanced processes such as poly-oxide CMP, highly selective etch, PR (photoresist) thermal flowing, etc., a giga bit level DRAM was successfully integrated with sufficient process and design margin in patterning. This paper describes the physical and electrical characteristics of the so-called pre poly plug (P/sup 3/) process, including the overall integration scheme for cells with a minimum pitch of 0.33 /spl mu/m to accomplish cell size around 0.22 /spl mu/m/sup 2/.
Keywords :
"Plugs","Random access memory","Silicon","Conducting materials","Etching","Electric variables","Parasitic capacitance","Contacts","Testing","Tungsten"
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1999. Digest of Technical Papers. 1999 Symposium on
Print_ISBN :
4-930813-93-X
Type :
conf
DOI :
10.1109/VLSIT.1999.799328
Filename :
799328
Link To Document :
بازگشت