DocumentCode :
3783169
Title :
Series-voltage noise margin of CMOS
Author :
A. Szabo;Z. Butkovic
Author_Institution :
Fac. of Electr. Eng., Zagreb Univ., Croatia
Volume :
1
fYear :
2000
Firstpage :
189
Abstract :
The concept of noise margin is very important in the design and application of digital logic circuits. Noise margin is the maximum spurious signal that can be accepted by the device when used in a system, whilst still operating correctly. In this work the methods of determining the static and dynamic series-voltage noise margins and the obtained results for CMOS are presented.
Keywords :
"Flip-flops","Circuit noise","Voltage","Inverters","Noise level","Noise shaping","Equations","Logic circuits","Digital systems","Logic gates"
Publisher :
ieee
Conference_Titel :
Electrotechnical Conference, 2000. MELECON 2000. 10th Mediterranean
Print_ISBN :
0-7803-6290-X
Type :
conf
DOI :
10.1109/MELCON.2000.880399
Filename :
880399
Link To Document :
بازگشت