DocumentCode :
3783708
Title :
CTL and ACTL patterns
Author :
R. Meolic;T. Kapus;Z. Brezocnik
Author_Institution :
Fac. of Electr. Eng. & Computer Sci., Maribor Univ., Slovenia
Volume :
2
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
540
Abstract :
Model checking has become a widely used technique for formal verification of concurrent systems, such as communication protocols. However its rise is still much restricted to scientists with high mathematical education because temporal logic formulae are difficult to understand and even more difficult to create. Therefore, many projects have been started to find out how computers can help engineers in specifying system properties. This paper reports on using patterns of temporal logic formulae, which facilitate the usage of model checking.
Keywords :
"Computer science","Systems engineering and theory","Formal verification","Protocols","Formal languages","Algebra","Natural languages","Automatic logic units"
Publisher :
ieee
Conference_Titel :
EUROCON´2001, Trends in Communications, International Conference on.
Print_ISBN :
0-7803-6490-2
Type :
conf
DOI :
10.1109/EURCON.2001.938180
Filename :
938180
Link To Document :
بازگشت