Title :
Level conversion for dual-supply systems
Author :
F. Ishihara;F. Sheikh;B. Nikolic
Author_Institution :
Syst. LSI Div., Toshiba Corp., Kawasaki, Japan
Abstract :
Dual-supply voltage design using a clustered voltage scaling (CVS) scheme is an effective approach to reduce chip power. The optimal CVS design relies on a level converter implemented in a flip-flop to minimize energy, delay, and area penalties due to level conversion. Additionally, circuit robustness against supply bounce is a key property that differentiates good level converter design. Novel flip-flops presented in this paper incorporate a half-latch level converter and a precharged level converter. These flip-flops are optimized in the energy-delay design space to achieve over 30% reduction of energy-delay product and about 10% savings of total power in a CVS design as compared to the conventional flip-flop. These benefits are accompanied by 24% flip-flop robustness improvement leading to 13% delay spread reduction in a CVS critical path. The proposed flip-flops also show 18% layout area reduction. Advantages of level conversion in a flip-flop over asynchronous level conversion in combinational logic are also discussed in terms of delay penalty and its sensitivity to supply bounce.
Keywords :
"Delay","Voltage","Flip-flops","Circuits","Robustness","Design optimization","Costs","Power dissipation","Throughput","Large scale integration"
Journal_Title :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
DOI :
10.1109/TVLSI.2003.821548