DocumentCode :
3787252
Title :
Practical measurement of timing jitter contributed by a clock-and-data recovery circuit
Author :
C. Pease;D. Babic
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
Volume :
52
Issue :
1
fYear :
2005
Firstpage :
119
Lastpage :
126
Abstract :
This paper describes a measurement of high-frequency jitter contributed by a clock-and-data recovery circuit. The contributed jitter is expressed with deterministic and random jitter terms and is given for a specific bit sequence. The measurement is illustrated on two multichannel CMOS serializer/deserializer chips applicable to 10-G Ethernet, 10-G Fibre Channel, and InfiniBand at per-channel rates of 2.5 and 3.125 GBaud.
Keywords :
"Timing jitter","Clocks","Semiconductor device noise","Phase locked loops","Circuit noise","Semiconductor device measurement","Bit error rate","Frequency","Noise shaping","Communication standards"
Journal_Title :
IEEE Transactions on Circuits and Systems I: Regular Papers
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2004.838260
Filename :
1377548
Link To Document :
بازگشت