DocumentCode
379141
Title
Design for verification at the register transfer level
Author
Ghosh, Indradeep ; Sekar, Krishna ; Boppana, Vamsi
Author_Institution
Fujitsu Labs., America Inc., Sunnyvale, CA, USA
fYear
2002
fDate
2002
Firstpage
420
Lastpage
425
Abstract
In this paper we introduce a novel concept that can be used for augmenting simulation based verification at the Register Transfer Level (RTL). In this technique the designer of an RTL circuit introduces some well understood extra behavior (through some extra circuitry) into the circuit under verification. This can be termed as design for verification. During RTL simulation this extra behavior is utilized in conjunction with the original behavior to exercise the design more thoroughly thus making it easier to detect errors in the original design. Once the circuit is thoroughly verified for functionality the extra behavioral constructs can be removed to produce the original verified design. Extensive experiments on a number of industrial circuits demonstrate that the method is promising
Keywords
VLSI; circuit CAD; circuit simulation; digital integrated circuits; formal verification; integrated circuit design; logic CAD; RTL circuit design; RTL simulation; VLSI circuits; design for verification; embedded circuits; register transfer level; simulation based verification; Circuit simulation; Circuit synthesis; Circuit testing; Design for testability; Design methodology; Latches; Registers; Scalability; Space exploration; State-space methods;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2002. Proceedings of ASP-DAC 2002. 7th Asia and South Pacific and the 15th International Conference on VLSI Design. Proceedings.
Conference_Location
Bangalore
Print_ISBN
0-7695-1441-3
Type
conf
DOI
10.1109/ASPDAC.2002.994957
Filename
994957
Link To Document