DocumentCode :
3795999
Title :
Hardware approaches to cache coherence in shared-memory multiprocessors. 2
Author :
M. Tomasevic;V. Milutinovic
Author_Institution :
Michael Pupin Inst., Belgrade, Yugoslavia
Volume :
14
Issue :
6
fYear :
1994
Firstpage :
61
Lastpage :
66
Abstract :
Improving performance and scalability in shared-memory multiprocessors requires an appropriate solution to the well-known cache coherence problem. Hardware schemes-highly convenient because of their transparency for software-offer fully dynamic solutions, with an ability to achieve high performance. In Part 1 of this two-part series, we discussed the principles of the two major groups of hardware protocols and summarized relevant representatives. Here, we also briefly consider the coherence problem in multilevel cache hierarchies and large-scale, shared-memory multiprocessors.
Keywords :
"Hardware","Large-scale systems","Protocols","Cache memory","Multiprocessor interconnection networks","Coherence","Scalability","Software performance","Delay","Telecommunication traffic"
Journal_Title :
IEEE Micro
Publisher :
ieee
ISSN :
0272-1732
Type :
jour
DOI :
10.1109/40.331392
Filename :
331392
Link To Document :
بازگشت