DocumentCode :
3796386
Title :
The Effectiveness of TAG or Guard-Gates in SET Suppression Using Delay and Dual-Rail Configurations at 0.35 $\mu$ m
Author :
R. L. Shuler;A. Balasubramanian;B. Narasimham;B. L. Bhuva;P. M. O´ Neill;C. Kouba
Author_Institution :
Johnson Space Center, Houston, TX
Volume :
53
Issue :
6
fYear :
2006
Firstpage :
3428
Lastpage :
3431
Abstract :
Four different latch designs are evaluated using heavy ion exposure and simulations. The latches were designed using the Transition AND Gate (TAG) in TSMC 0.35 mum technology. TAG based designs were less vulnerable at lower LETs as compared to unhardened designs. However, 1- and 3-TAG design vulnerability increased at a higher rate with increasing LET than the unhardened design. 4-TAG design did not show any upsets until 170 MeV/mg/cm 2. Simulation results are used to explain the behavior of each of the designs
Keywords :
"Technical Activities Guide -TAG","Delay effects","Latches","Redundancy","Logic design","Single event upset","Error correction","Logic circuits","Logic devices","Pulse circuits"
Journal_Title :
IEEE Transactions on Nuclear Science
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2006.884968
Filename :
4033873
Link To Document :
بازگشت