DocumentCode :
379670
Title :
Performance indicators for designing CMOS logic
Author :
Maurine, P. ; Azémard, N. ; Auvergne, D.
Author_Institution :
LIRMM, Univ. de Montpellier II, France
fYear :
2001
fDate :
29-31 Oct. 2001
Firstpage :
99
Lastpage :
102
Abstract :
The fast evolution of CMOS processes makes mandatory the use of metrics for performance as easy and robust indicators to evaluate the different alternatives at all the steps of the design flow. In this paper we present performance indicators used as well to evaluate the performances of CMOS design and to predict their evolution during process migration. These indicators are defined for process speed characterization, cell efficiency in terms of load and duration time of input controlling signals and for supply voltage sensitivity. Examples of validation are given for different processes ranging from 1.2 to 0.18 μm.
Keywords :
CMOS logic circuits; cellular arrays; delays; integrated circuit design; timing; 1.2 to 0.18 micron; CMOS logic; cell efficiency; design flow; duration time; input controlling signals; metrics; performance indicators; process migration; process speed characterization; supply voltage sensitivity; CMOS logic circuits; CMOS process; Delay effects; Inverters; Logic design; Propagation delay; Robustness; Semiconductor device modeling; Shape; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2001. ICM 2001 Proceedings. The 13th International Conference on
Print_ISBN :
0-7803-7522-X
Type :
conf
DOI :
10.1109/ICM.2001.997497
Filename :
997497
Link To Document :
بازگشت