DocumentCode
379779
Title
Error simulation based on the SystemC design description language
Author
Bruschi, Francesco ; Ferrandi, Fabrizio ; Chiamenti, Michele ; Sciuto, Donatella
Author_Institution
Politecnico di Milano, Italy
fYear
2002
fDate
2002
Firstpage
1135
Abstract
Summary form only given. The combined effects of devices increased complexity and reduced design cycle time creates a testing problem: an increasing larger portion of the design time is devoted to testing and verification. Today EDA tools, moving towards higher levels of abstraction, promise greater designer productivity, resulting in increased design complexity and size. In order to reduce the testing and verification time, different high-level approaches have been proposed in literature. Most of these approaches are based on the definition of an error or fault model, applicable at a higher level of abstraction of the description of the system to be implemented. In this paper we concentrate our attention on the evaluation of error models, used in test generation and in functional verification. Evaluation of error models is also an important aspect when fault injection methodologies are used to evaluate the dependability of complex system
Keywords
fault simulation; formal verification; hardware description languages; EDA; SystemC design description language; error simulation; fault model; functional verification; test generation; Analytical models; Electronic design automation and methodology; Error correction; Hardware design languages; Instruments; Performance analysis; Performance evaluation; Productivity; Standards development; Testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe Conference and Exhibition, 2002. Proceedings
Conference_Location
Paris
ISSN
1530-1591
Print_ISBN
0-7695-1471-5
Type
conf
DOI
10.1109/DATE.2002.998493
Filename
998493
Link To Document