DocumentCode :
383778
Title :
Application of adaptive circuit partitioning algorithm to reduction of interconnections length between elements of VLSI circuit
Author :
Szczesniak, W.
Author_Institution :
Fac. of Electron., Telecommun., & Informatics, Tech. Univ. Gdansk, Poland
Volume :
2
fYear :
2002
fDate :
2002
Firstpage :
677
Abstract :
This paper introduces a new adaptive partitioning algorithm (APA) for circuit partitioning, used for the reduction of the length of interconnections between elements of VLSI circuits. The main aim of this work is improvement of the partitioning quality obtained (described by the objective function fc) and the reduction of the computational time (t) of the elaborated APA algorithm. These criteria result in decreasing the length of interconnections between elements of the designed integrated circuit and reducing the design time. The computations carried out for different ISCAS´89 circuit benchmarks showed that a proper choice of parameters considered during the partitioning can significantly improve the objective function fc, while reducing the computational time t, which is very important in the design process of contemporary VLSI and GSI circuits.
Keywords :
ULSI; VLSI; circuit CAD; circuit optimisation; integrated circuit interconnections; integrated circuit layout; integrated circuit testing; APA; GSI circuits; VLSI circuit interconnection length reduction; adaptive circuit partitioning algorithms; circuit benchmark testing; computational time reduction; partitioning quality improvement; Bismuth; Cost function; Informatics; Integrated circuit interconnections; Partitioning algorithms; Process design; Throughput; Very large scale integration; Wires; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits and Systems, 2002. 9th International Conference on
Print_ISBN :
0-7803-7596-3
Type :
conf
DOI :
10.1109/ICECS.2002.1046259
Filename :
1046259
Link To Document :
بازگشت