DocumentCode :
3846652
Title :
True Energy-Performance Analysis of the MTJ-Based Logic-in-Memory Architecture (1-Bit Full Adder)
Author :
Fengbo Ren;Dejan Markovic
Author_Institution :
Department of Electrical Engineering, University of California, Los Angeles, CA, USA
Volume :
57
Issue :
5
fYear :
2010
Firstpage :
1023
Lastpage :
1028
Abstract :
The use of spin-transfer torque (STT) devices for memory design has been a subject of research since the discovery of the STT on MgO-based magnetic tunnel junctions (MTJs). Recently, MTJ-based computing architectures such as logic-in-memory have been proposed and claim superior energy-delay performance over static CMOS. In this paper, we conduct exhaustive energy-performance analysis of an STT-MTJ-based logic-in-memory (LIM-MTJ) 1-bit full adder and compare it with its corresponding CMOS counterpart. Our results show that the LIM-MTJ circuit has no advantage in energy-performance over its equivalent CMOS designs. We also show that the MTJ-based logic circuit requiring frequent MTJ switching during the operation is hardly power efficient.
Keywords :
"Magnetic tunneling","CMOS integrated circuits","Writing","Adders","Transistors","Resistance","Switches"
Journal_Title :
IEEE Transactions on Electron Devices
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2010.2043389
Filename :
5437290
Link To Document :
بازگشت