DocumentCode :
3846724
Title :
Bias-Stress Effect in Pentacene Organic Thin-Film Transistors
Author :
Kevin Kyungbum Ryu;Ivan Nausieda;David Da He;Akintunde Ibitayo Akinwande;Vladimir Bulovic;Charles G. Sodini
Author_Institution :
Microsystems Technology Laboratories, Massachusetts Institute of Technology, Cambridge, MA , USA
Volume :
57
Issue :
5
fYear :
2010
Firstpage :
1003
Lastpage :
1008
Abstract :
The effects of bias stress in integrated pentacene organic transistors are studied and modeled for different stress conditions. It is found that the effects of bias stress can be expressed in terms of the shift in applied gate voltage ?V for a given current. An empirical equation describing ?V in terms of different gate and drain bias stress measurements and stress times is presented and verified. In the measured devices, ?V saturates at 14 V, independent of the gate bias-stress condition. A model based on carrier trapping rate equation that accounts for this ?V saturation is developed. The model suggests that the ?V saturation is due to the small density of traps compared to the channel carrier density.
Keywords :
"Stress","Thin film transistors","Mathematical model","Semiconductor device measurement","Logic gates","Pentacene"
Journal_Title :
IEEE Transactions on Electron Devices
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2010.2044282
Filename :
5443757
Link To Document :
بازگشت