DocumentCode :
3851412
Title :
Synchronous FPGA-Based High-Resolution Implementations of Digital Pulse-Width Modulators
Author :
Denis Navarro;Óscar Lucía;Luis Angel Barragán;José Ignacio Artigas;Isidro Urriza;Óscar Jiménez
Author_Institution :
Department of Electronic Engineering and Communications, University of Zaragoza, Zaragoza, Spain
Volume :
27
Issue :
5
fYear :
2012
Firstpage :
2515
Lastpage :
2525
Abstract :
Advantages of digital control in power electronics have led to an increasing use of digital pulse-width modulators (DPWM). However, the clock frequency requirements may exceed the operational limits when the power converter switching frequency is increased, while using classical DPWM architectures. In this paper, we present two synchronous designs to increase the resolution of the DPWM implemented on field programmable gate arrays (FPGA). The proposed circuits are based on the on-chip digital clock manager block present in the low-cost Spartan-3 FPGA series and on the I/O delay element (IODELAYE1) available in the high-end Virtex-6 FPGA series. These solutions have been implemented, tested, and compared to verify the performance of these architectures.
Keywords :
"Clocks","Field programmable gate arrays","Signal resolution","Radiation detectors","Synchronization","Delay","Frequency conversion"
Journal_Title :
IEEE Transactions on Power Electronics
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2011.2173702
Filename :
6061966
Link To Document :
بازگشت