• DocumentCode
    3854029
  • Title

    Power profiling-guided floorplanner for 3D multi-processor systems-on-chip

  • Author

    I. Arnaldo;J.l. Risco-Martin;J.L. Ayala;J.I. Hidalgo

  • Author_Institution
    Department of Computer Architecture and Automatics (DACYA), Complutense University of Madrid, Spain
  • Volume
    6
  • Issue
    5
  • fYear
    2012
  • Firstpage
    322
  • Lastpage
    329
  • Abstract
    Three-dimensional (3D) integration has become one of the most promising techniques for the development of future multi-core processors, since it improves performance and reduces power consumption by decreasing global wire length. However, 3D integration causes serious thermal problems because the closer proximity of heat generating dies makes existing thermal hotspots more severe. Thermal-aware floorplanners can play an important role to improve the thermal profile, but they have failed in considering the dynamic power profiles of the applications. This study proposes a novel thermal-aware floorplanner guided by the power profiling of a set of benchmarks that are representative of the application scope. The results show how our approach outperforms the thermal metrics as compared with the worst-case scenario usually considered in `traditional` thermal-aware floorplanners.
  • Journal_Title
    IET Circuits, Devices & Systems
  • Publisher
    iet
  • ISSN
    1751-858X
  • Type

    jour

  • DOI
    10.1049/iet-cds.2011.0350
  • Filename
    6353348