• DocumentCode
    385665
  • Title

    A low power pseudo-random BIST technique

  • Author

    Basturkmen, Nadir Z. ; Reddy, Sudhakar M. ; Pomeranz, Irith

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
  • fYear
    2002
  • fDate
    2002
  • Firstpage
    468
  • Lastpage
    473
  • Abstract
    Peak power consumption during testing is an important concern. For scan designs, a high level of switching activity is created in the circuit during scan shifts, which increases power consumption considerably. In this paper we propose a pseudo-random BIST scheme for scan designs, which reduces the peak power consumption as well as the average power consumption as measured by the switching activity in the circuit. The method reduces the switching activity in the scan chains and the activity in the circuit under test by limiting the scan shifts to a portion of the scan chain structure using scan chain disable. Experimental results on various benchmark circuits demonstrate that the technique reduces the switching activity caused by scan shifts.
  • Keywords
    built-in self test; logic testing; power consumption; built in self test; circuit under test; low power pseudo-random BIST technique; power consumption; scan designs; switching activity; Built-in self-test;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Design: VLSI in Computers and Processors, 2002. Proceedings. 2002 IEEE International Conference on
  • ISSN
    1063-6404
  • Print_ISBN
    0-7695-1700-5
  • Type

    conf

  • DOI
    10.1109/ICCD.2002.1106815
  • Filename
    1106815