DocumentCode :
385816
Title :
An architectural extension to the media core processor for HDTV applications
Author :
Yoshioka, Kosuke ; Oka, Hiroyuki ; Nishida, Hideshi ; Matsuura, Ryuji ; Kiyohara, Tokuzo
Author_Institution :
Matsushita Electr. Ind. Co. Ltd., Osaka, Japan
Volume :
1
fYear :
2002
fDate :
2002
Firstpage :
29
Abstract :
Introduces an architectural extension to the media core processor (MCP), which targets a system solution for consumer multimedia products. This extension implements HDTV video decoding (1080i, 720p, 480p and 480i), video resizing, 2-D graphics rendering, and conversion between various video formats for data broadcasting. For pixel-level operations in HDTV applications, a SIMD-style processor has been introduced. However, image resizing causes a difference in data structure between source and result dynamically. Therefore, an advanced inter-PE (processing element) communication mechanism is necessary as an extension to the common SIMD-style architecture. This processor achieves the flexibility of pixel-level operation and the efficiency of high bandwidth. Adopting this new MCP architecture enabled us to improve image quality to fulfill the requirements for consumer products.
Keywords :
digital signal processing chips; high definition television; multimedia computing; parallel architectures; rendering (computer graphics); video signal processing; 2D graphics rendering; HDTV; SIMD-style processor; bandwidth; consumer multimedia products; image quality; image resizing; media core processor; pixel-level operations; video decoding; video formats; video resizing; Bandwidth; Data structures; Decoding; Graphics; HDTV; Image converters; Image quality; Multimedia communication; Rendering (computer graphics); Videos;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
Type :
conf
DOI :
10.1109/APCCAS.2002.1114902
Filename :
1114902
Link To Document :
بازگشت