Title :
Delay variation tolerant clock scheduling for semi-synchronous circuits
Author :
Matsumura, Hidetoshi ; Takahashi, Asami
Author_Institution :
Dept. of Commun. & Integrated Syst., Tokyo Inst. of Technol., Japan
Abstract :
In semi-synchronous framework, the clock is assumed to be distributed periodically to each individual register though not necessarily to all registers simultaneously. It seemed that the effect of delay variation caused by manufacturing and environment variations is more serious than that in a conventional synchronous framework. In this paper, we show a sufficient condition that a circuit works correctly under global delay variation with the delay model that signal propagation delay is the sum of gate delay and routing delay. Using the sufficient condition, we propose a clock scheduling method that guarantees a circuit works correctly within an allowable global delay variation. In experiments, the minimum clock period of a circuit is reduced about 20% compared with conventional synchronous framework even though the circuit behavior is guaranteed in a large global delay variation.
Keywords :
delay estimation; logic circuits; logic design; scheduling; timing; delay model; delay variation tolerant clock scheduling; environment variations; gate delay; global delay variation; manufacturing variations; routing delay; semi-synchronous circuits; signal propagation delay; Circuits; Clocks; Delay effects; Energy consumption; Job shop scheduling; Manufacturing; Propagation delay; Registers; Routing; Sufficient conditions;
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
DOI :
10.1109/APCCAS.2002.1114929