Title :
An algorithm of hardware unit generation for processor core synthesis with packed SIMD type instructions
Author :
Miyaoka, Y. ; Choi, Jang-Young ; Togawa, Nozomu ; Yanagisawa, Masao ; Ohtsuki, Tomoaki
Author_Institution :
Dept. of Electron., Inf. & Commun. Eng., Waseda Univ., Tokyo, Japan
Abstract :
The authors consider the synthesis of a processor core with SIMD instructions by a hardware/software cosynthesis system. The system is required to configure functional units executing SIMD instructions and obtain the area and delay of the functional units to evaluate the synthesized processor core. This paper proposes a hardware unit generation algorithm for a hardware/software cosynthesis system of processors with SIMD instructions. Given a set of instructions to be executed by a hardware unit and constraints for area and delay of the hardware unit, the proposed algorithm extracts a set of subfunctions to be required by the hardware unit and generates more than one architecture candidates for the hardware unit. The algorithm also outputs the estimated area and delay of each of the generated hardware units. The execution time of the proposed algorithm is very short and thus it can be easily incorporated into the processor core synthesis system. Experimental results demonstrate effectiveness and efficiency of the algorithm.
Keywords :
circuit CAD; delay estimation; hardware-software codesign; integrated circuit design; microprocessor chips; parallel architectures; area estimation; delay estimation; hardware unit generation algorithm; hardware/software cosynthesis system; packed SIMD type instructions; processor core synthesis; Application software; Delay estimation; Digital signal processors; Hardware; Image processing; Pixel; Signal synthesis; Software algorithms; Software systems;
Conference_Titel :
Circuits and Systems, 2002. APCCAS '02. 2002 Asia-Pacific Conference on
Print_ISBN :
0-7803-7690-0
DOI :
10.1109/APCCAS.2002.1114930