• DocumentCode
    3861744
  • Title

    Clocked CMOS adiabatic logic with integrated single-phase power-clock supply

  • Author

    D. Maksimovic;V.G. Oklobdzija;B. Nikolic;K.W. Current

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Colorado Univ., Boulder, CO, USA
  • Volume
    8
  • Issue
    4
  • fYear
    2000
  • Firstpage
    460
  • Lastpage
    463
  • Abstract
    The design and experimental evaluation of a clocked adiabatic logic (GAL) is described in this paper. CAL is a dual-rail logic that operates from a single-phase AC power-clock supply. This new low-energy logic makes it possible to integrate all power control circuitry on the chip, resulting in better system efficiency, lower cost, and simpler power distribution. CAL can also be operated from a DC power supply in a nonenergy-recovery mode compatible with standard CMOS logic. In the adiabatic mode, the power-clock supply waveform is generated using an on-chip switching transistor and a small external inductor between the chip and a low-voltage DC supply. Circuit operation and performance are evaluated using a chain of inverters realized in a 1.2 /spl mu/m CMOS technology. Experimental results show that energy savings are achieved at clock frequencies up to about 40 MHz as compared to the nonadiabatic mode. Since CAL can operate both in adiabatic and nonadiabatic modes, power management strategies may be based upon switching between modes when necessary.
  • Keywords
    "Clocks","CMOS logic circuits","Power supplies","CMOS technology","Logic design","Logic circuits","Power control","Costs","Power distribution","DC generators"
  • Journal_Title
    IEEE Transactions on Very Large Scale Integration (VLSI) Systems
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/92.863629
  • Filename
    863629