DocumentCode :
3863090
Title :
From signal temporal logic to FPGA monitors
Author :
Stefan Jakšić;Ezio Bartocci;Radu Grosu;Reinhard Kloibhofer;Thang Nguyen;Dejan Ničkovié
Author_Institution :
AIT Austrian Institute of Technology, Austria
fYear :
2015
Firstpage :
218
Lastpage :
227
Abstract :
Due to the heterogeneity and complexity of systems-of-systems (SoS), their simulation is becoming very time consuming, expensive and hence impractical. As a result, design simulation is increasingly being complemented with more efficient design emulation. Runtime monitoring of emulated designs would provide a precious support in the verification activities of such complex systems. We propose novel algorithms for translating signal temporal logic (STL) assertions to hardware runtime monitors implemented in field programmable gate array (FPGA). In order to accommodate to this hardware specific setting, we restrict ourselves to past and bounded future temporal operators interpreted over discrete time. We evaluate our approach on two examples: the mixed signal bounded stabilization property and the serial peripheral interface (SPI) communication protocol. These case studies demonstrate the suitability of our approach for runtime monitoring of both digital and mixed signal systems.
Keywords :
"Monitoring","Field programmable gate arrays","Hardware","Runtime","Emulation","Logic gates","Protocols"
Publisher :
ieee
Conference_Titel :
Formal Methods and Models for Codesign (MEMOCODE), 2015 ACM/IEEE International Conference on
Type :
conf
DOI :
10.1109/MEMCOD.2015.7340489
Filename :
7340489
Link To Document :
بازگشت