DocumentCode :
387616
Title :
Fast seed computation for reseeding shift register in test pattern compression
Author :
Oh, Nahmsuk ; Kapur, Rohit ; Williams, T.W.
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
fYear :
2002
fDate :
10-14 Nov. 2002
Firstpage :
76
Lastpage :
81
Abstract :
Solving a system of linear equations has been widely used to compute seeds for LFSR reseeding to compress test patterns. However, as chip size is growing, solving linear equations requires a large number of computations that is proportional to n3. This paper proposes a new scan chain architecture and algorithm so that the order of computation is proportional to the number of scan cells in a chip. The new architecture is a methodology change that does not require complex design-for-testability (DFT) as proposed in the previous techniques. Instead of solving linear equations, the proposed new seed computation algorithm topologically determines seeds for test vectors. The compression ratio might be slightly lower than the other approaches, but the proposed approach can handle larger designs in a reasonable amount of time. Computation analysis shows that, for 1 million scan cell design, if we assume it takes 1 msec for the proposed technique to compute seeds, it would take more than 14 minutes for other techniques that solve linear equations.
Keywords :
automatic test pattern generation; boundary scan testing; circuit CAD; computational complexity; design for testability; integrated circuit design; integrated circuit testing; logic CAD; logic testing; shift registers; DFT; chip scan cell number proportional computation; compression ratio; computation complexity; computation time; design-for-testability; linear equation system solution; scan chain architecture/algorithms; shift register reseeding fast seed computation; test pattern compression; test vector seed topological determination; Circuit testing; Computer architecture; Encoding; Equations; Logic testing; Memory; Power capacitors; Shift registers; System testing; Vectors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2002. ICCAD 2002. IEEE/ACM International Conference on
ISSN :
1092-3152
Print_ISBN :
0-7803-7607-2
Type :
conf
DOI :
10.1109/ICCAD.2002.1167516
Filename :
1167516
Link To Document :
بازگشت