DocumentCode
387798
Title
The VLSI design of a single chip for the multiplication of integers modulo a fermat number
Author
Chang, J.J. ; Truong, Trieu-Kien ; Shao, H.M. ; Reed, I.S. ; Hsu, I.S.
Author_Institution
Jet Propulsion Laboratory, Pasadena, CA
Volume
10
fYear
1985
fDate
31138
Firstpage
1388
Lastpage
1391
Abstract
Multiplication is central in the implementation of Fermat Number Transforms (FNT) and other residue number algorithms. There is need for a good multiplication algorithm which can be realized easily on a VLSI chip. In this paper, the Leibowitz multiplier [1] is modified to realize multiplication in the ring of integers modulo a Fermat number. The advantage of this new algorithm over Leibowitz´s algorithm is that Leibowitz´s algorithm takes modulo after the product of multiplication is obtained. Hence time is wasted. In this new algorithm, modulo is taken in every bit operation when performing multiplication. Therefore no time is wasted in this respect. Furthermore, this algorithm requires only a sequence of cyclic shifts and additions. The design for this new multiplier are regular, simple, expandable and therefore, suitable for VLSI implementation.
Keywords
Arithmetic; Contracts; Convolutional codes; Decoding; Laboratories; NASA; Pipelines; Propulsion; Systolic arrays; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '85.
Type
conf
DOI
10.1109/ICASSP.1985.1168230
Filename
1168230
Link To Document