DocumentCode :
387800
Title :
2-D Array processor having a controlled pipelined architecture for elliptical sparse matrices
Author :
Goutis, C.E. ; Sheblee, J.S. ; Russell, G.
Author_Institution :
University of Newcastle, Upon Tyne, England
Volume :
10
fYear :
1985
fDate :
31138
Firstpage :
1408
Lastpage :
1411
Abstract :
Large block circulant sparse matrices whose submatrices have all non-zero elements within an elliptical or general closed strip, appear in Tomographic image reconstruction from projections. A new 2-D array architecture which fully exploits these features is introduced for the iterative solution of linear systems involving such matrices. Each sub row-vector product is computed in parallel by one row of simple processing units and pipelined to give a high utilisation ratio. A two level controller is used having one Main Control Unit (MCU) and identical simple Sub-Control Units (SCU) - one for each row of the array. This allows appropriate flow of the data and partial products, which in effect split and straighten the elliptical strip to produce two strip diagonal matrices. The VLSI designs for the MCU and SCU have been completed.
Keywords :
CMOS technology; Concurrent computing; Design automation; Image reconstruction; Linear systems; Process control; Sparse matrices; Strips; Tomography; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '85.
Type :
conf
DOI :
10.1109/ICASSP.1985.1168235
Filename :
1168235
Link To Document :
بازگشت