DocumentCode :
387869
Title :
FIR Lowpass filter for signal decimation with 15 MHz clock frequency
Author :
Huber, A. ; de Man, E. ; Schiller, E. ; Ulbrich, W.
Author_Institution :
Siemens AG, München, West Germany
Volume :
11
fYear :
1986
fDate :
31503
Firstpage :
1533
Lastpage :
1536
Abstract :
A lowpass filter with finite impulse response and internal wordwidth up to 20 bit, used as decimation filter in a delta-sigma coder will be reported. The filter operates with 15.36 MHz clock frequency and is realized as a cascade of an FIR- and an IIR-part. The FIR-part is a four-tap serial-in parallel-out transversal filter and the IIR-part consists of a series connection of three first order recursive filters. With the accumulators of this recursive structure built with carry select adders, the 20 bit addition at 15 MHz is realized without introducing further pipelining. The complete filter has been realized on a chip area of 1.9 mm2using a 2 µm effective gate length CMOS technology and static circuit techniques.
Keywords :
Band pass filters; CMOS technology; Clocks; Finite impulse response filter; Frequency conversion; Low pass filters; Noise shaping; Passband; Transfer functions; Transversal filters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
Type :
conf
DOI :
10.1109/ICASSP.1986.1168557
Filename :
1168557
Link To Document :
بازگشت