Title :
Mapping system level functions on to bit level systolic arrays
Author_Institution :
Queen´´s University of Belfast, Belfast, N.Ireland, UK
Abstract :
Bit Level Systolic array structures for computing sums of products are studied in detail. It is shown that these can be sub-divided into two classes and that within each class architectures can be described in terms of a set of constraint equations. It is further demonstrated that high performance system level functions with attractive VLSI properties can be constructed by matching data flow geometries in bit level and word level architectures.
Keywords :
Circuits; Computer architecture; Digital signal processing; Equations; Geometry; Least squares methods; Linear systems; Real time systems; Systolic arrays; Very large scale integration;
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
DOI :
10.1109/ICASSP.1986.1168628