DocumentCode :
387876
Title :
Mapping system level functions on to bit level systolic arrays
Author :
McCanny, J.V.
Author_Institution :
Queen´´s University of Belfast, Belfast, N.Ireland, UK
Volume :
11
fYear :
1986
fDate :
31503
Firstpage :
2159
Lastpage :
2162
Abstract :
Bit Level Systolic array structures for computing sums of products are studied in detail. It is shown that these can be sub-divided into two classes and that within each class architectures can be described in terms of a set of constraint equations. It is further demonstrated that high performance system level functions with attractive VLSI properties can be constructed by matching data flow geometries in bit level and word level architectures.
Keywords :
Circuits; Computer architecture; Digital signal processing; Equations; Geometry; Least squares methods; Linear systems; Real time systems; Systolic arrays; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
Type :
conf
DOI :
10.1109/ICASSP.1986.1168628
Filename :
1168628
Link To Document :
بازگشت