DocumentCode :
387960
Title :
Speech recognition on the DADO/DSP multiprocessor
Author :
Gorin, A.L. ; Shoenfelt, J.E. ; Lewine, R.N.
Author_Institution :
AT&T Bell Laboratories, Whippany, NJ
Volume :
11
fYear :
1986
fDate :
31503
Firstpage :
361
Lastpage :
364
Abstract :
The investigation of multiprocessor architectures and parallel algorithms for speech recognition is important. Large vocabulary speech recognition is a computationally intensive problem, which can require orders of magnitude acceleration over uniprocessors to achieve real-time performance. Also, there is still much algorithm development work to be done, which requires a programmable computer rather than a hardware implementation. This paper describes a massively parallel hardware/software architecture that is applicable to accelerating a wide class of large vocabulary speech recognition algorithms. The general principles of applicability supporting this claim will be described. Timing and sizing results obtained by applying these principles to Rabiner´s level-building DTW algorithm for connected-word recognition will be given. Finally, a benchmark algorithm is described that demonstrates the programmability and performance of the architecture.
Keywords :
Acceleration; Computer architecture; Digital signal processing; Hardware; Parallel algorithms; Software algorithms; Software architecture; Speech recognition; Timing; Vocabulary;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
Type :
conf
DOI :
10.1109/ICASSP.1986.1169171
Filename :
1169171
Link To Document :
بازگشت