DocumentCode :
388184
Title :
A programmable signal processing architecture
Author :
Glass, J.M.
Author_Institution :
Raytheon Co., Wayland, Massachusetts
Volume :
4
fYear :
1979
fDate :
28946
Firstpage :
702
Lastpage :
705
Abstract :
A processor architecture is described that permits a substantial increase in throughput from that obtained with more conventional designs. The subject processor is structured with parallel FFT and non FFT arithmetic units that can operate simultaneously. The nonFFT portion, driven from a horizontal µ code word, has parallel ALU´s that allow a high degree of efficiency for many algorithms. The system is designed to be extremely efficient for array-oriented operations, and can be used with a high-level programming language that is translated by an off-line macroassembler into instructions used by the sequence control portion of the processor. The processor has been built and is currently operating within a radar system.
Keywords :
Application software; Arithmetic; Computer architecture; Computer languages; Control systems; Glass; Radar; Signal processing; Software tools; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '79.
Type :
conf
DOI :
10.1109/ICASSP.1979.1170629
Filename :
1170629
Link To Document :
بازگشت