DocumentCode :
388477
Title :
VLSI bit-sequential architectures for digital signal processing
Author :
Strader, N.R., II
Author_Institution :
Texas A&M University, College Station, TX
Volume :
8
fYear :
1983
fDate :
30407
Firstpage :
931
Lastpage :
934
Abstract :
Increasing digital signal processing requirements coupled with developing VLSI circuit capabilities suggest that new architectures may be necessary for many signal processing applications. These new architectures must be compatible with the high density and planar layout features of VLSI circuits. Characteristics of parallel and serial multipliers for high-speed digital signal processing are discussed along with their respective implications for VLSI circuit realizations. Advantages of a bit-sequential approach to large-scale digital signal processors are presented, and the characteristics of a single-chip design for an image filter with 16, 12×12-bit multipliers followed by a tree adder structure are summarized.
Keywords :
Adders; Circuits; Costs; Delay; Digital signal processing; Hardware; Logic gates; Signal processing; Signal processing algorithms; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '83.
Type :
conf
DOI :
10.1109/ICASSP.1983.1172028
Filename :
1172028
Link To Document :
بازگشت