DocumentCode :
388522
Title :
A VLSI digital filter bank
Author :
Yuschik, Matthew ; Kobayashi, Hideaki
Author_Institution :
University of South Carolina, Columbia, South Carolina
Volume :
9
fYear :
1984
fDate :
30742
Firstpage :
676
Lastpage :
679
Abstract :
This paper investigates architectures for digital signal processors (DSP´s). Typical DSP´s are examined to identify their computation and communication requirements. By decomposing the general filtering function into primitive second-order digital recursive filter (2DRF) modules, an architecture is developed which contains the basic operations of every signal processor. This leads to the design of a novel, programmable arithmetic unit for high speed sum-of-product (SOP) computation which possesses hardware speed and software flexibility. For spectral decomposition of speech, a number of DRF modules must operate simultaneously. A set of MC68000 microcomputers is used to identify the interprocessor communication requirements for modules acting as a digital filter bank (DFB). A versatile bus structure permits the investigation of various data transfer and control strategies for different systems. This leads to the design of a VLSI DFB for real-time speech processing.
Keywords :
Arithmetic; Computer architecture; Digital filters; Digital signal processing; Digital signal processors; Filter bank; Filtering; Hardware; Signal processing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '84.
Type :
conf
DOI :
10.1109/ICASSP.1984.1172282
Filename :
1172282
Link To Document :
بازگشت