DocumentCode :
388623
Title :
Circuits for digital signal processing
Author :
Barral, H. ; Moreau, N.
Author_Institution :
Thomson-CSF LCR, Orsay, France
Volume :
9
fYear :
1984
fDate :
30742
Firstpage :
394
Lastpage :
397
Abstract :
This paper discusses two custom integrated circuits designed to perform the functions of signal correlation and lattice filtering (MA or AR). Each circuit is decomposed into P operators, each being a direct implementation of the equations. To allow concurrent use of an arbitrary number of operators and to simplify inter-module connections (both within and between chips), a bit-serial architecture was adopted. These chips can be cascaded; computation speed is independent of model order in both types of calculations. These chips have been designed to operate at a sample frequency between 0 and 300 kHz for the correlator, 0 and 150 kHz for the lattice filter.
Keywords :
Adders; Circuits; Clocks; Correlators; Digital signal processing; Shift registers; Signal design; Signal processing algorithms; Technological innovation; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '84.
Type :
conf
DOI :
10.1109/ICASSP.1984.1172692
Filename :
1172692
Link To Document :
بازگشت