DocumentCode :
390710
Title :
Technique to design MLP networks in CMOS technology with adjustment of the backpropagation algorithm
Author :
Pereira, Fd.A. ; Cerqueira, Jés Jesus Fiais
Author_Institution :
Departamento de Engenharia Eletrica, Univ. Fed. da Bahia, Salvador, Brazil
fYear :
2002
fDate :
2002
Firstpage :
192
Abstract :
The implementation of CMOS multipliers have been based on the use of either analog circuits for continuous time signal processing or switched current techniques for discrete time processing, once current mode topologies have become a trend for IC designers in low voltage applications. In this work we perform an analysis of some techniques for implementing the basic building blocks in a neural network using the IC technology for analog signal processing. Even though we focus on the operation of MOS devices in the strong inversion region deep into saturation, some aspects of the synapses in the weak inversion region are also explained, which has been accomplished through the use of classical asymptotical models for the drain current.
Keywords :
CMOS analogue integrated circuits; backpropagation; multilayer perceptrons; CMOS synaptic multipliers; analog circuits; analog signal processing; backpropagation; drain current; learning rate; multilayer perceptron; neural network; strong inversion region; Algorithm design and analysis; Analog circuits; Analog integrated circuits; Backpropagation algorithms; CMOS analog integrated circuits; CMOS process; CMOS technology; Network topology; Signal processing algorithms; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Neural Networks, 2002. SBRN 2002. Proceedings. VII Brazilian Symposium on
Print_ISBN :
0-7695-1709-9
Type :
conf
DOI :
10.1109/SBRN.2002.1181468
Filename :
1181468
Link To Document :
بازگشت