DocumentCode
391858
Title
RTL power modeling and estimation based on bit and word level switching properties
Author
Eiermann, M. ; Stechele, Walter
Author_Institution
Inst. for Integrated Circuits, Tech. Univ. Munich, Germany
Volume
1
fYear
2002
fDate
4-7 Aug. 2002
Abstract
We introduce the concept and first results of a fast power estimation flow, based on RTL power macromodeling. It provides the capability to estimate power for complete processing steps of an algorithm using real data and considering the target hardware. For that, we developed an efficient power modeling technique for RTL combinational macroblocks based only on word and bit level switching information. These models reduce the estimation error compared to the Hamming-distance model at least by 64%, while the total average errors achieved over a wide range of test modules and input stimuli are about 5%. This approach has been extended to sequential RTL macroblocks. Solutions for handling the volume of data, acceleration of simulation and estimation accuracy are provided. In all, the flow enables a speed up of about 100 times compared to gate level estimation, even though having at least the same accuracy.
Keywords
combinational circuits; high level synthesis; integrated circuit modelling; sequential circuits; Hamming-distance model; RTL combinational macroblocks; RTL power modeling; accuracy; estimation accuracy; estimation error; input stimuli; power estimation flow; power modeling technique; sequential RTL macroblocks; test modules; total average errors; word level switching properties; Application specific integrated circuits; Circuit simulation; Design optimization; Energy consumption; Estimation error; Hardware; Libraries; Process design; Signal processing algorithms; Switching circuits;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN
0-7803-7523-8
Type
conf
DOI
10.1109/MWSCAS.2002.1187177
Filename
1187177
Link To Document