Title :
Low power sigma delta decimation filter
Author :
Nerurkar, Shailesh B. ; Abed, Khalid H. ; Siferd, Raymond E. ; Venugopal, Vivek
Author_Institution :
Dept. of Electr. Eng., Wright State Univ., Dayton, OH, USA
Abstract :
This paper presents an efficient design and implementation of a low power sigma delta digital decimation filter. We implement a low power decimation filter with a narrow transition finite impulse response (FIR) filter using a canonic signed digit number (CSD) system. We use multi-stage multi-rate signal processing to design and implement half-band filters and narrow transition band FIR filters. The decimation filter is designed using Simulink, DSP Blockset and simulated using Matlab. The FIR filter has been coded in Verilog and implemented using FPGA Xilinx 4000 technology. The power consumption of the proposed decimation filter is reduced by 67% compared to the conventional 4-stage comb-FIR architecture.
Keywords :
FIR filters; circuit simulation; comb filters; digital arithmetic; integrated circuit design; logic design; logic simulation; low-power electronics; sigma-delta modulation; CSD system; FPGA; canonic signed digit number system; comb filter; digital decimation filter; filter power consumption reduction; finite impulse response filter; half-band filters; low power filter; multi-rate signal processing; multi-stage signal processing; narrow transition FIR filter; sigma delta decimation filter; sigma delta modulator; Delta-sigma modulation; Digital filters; Digital signal processing; Field programmable gate arrays; Finite impulse response filter; Hardware design languages; Power filters; Process design; Signal design; Signal processing;
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
DOI :
10.1109/MWSCAS.2002.1187304