DocumentCode
393384
Title
A simulated annealing approach with sequence-pair encoding using a penalty function for the placement problem with boundary constraints
Author
Tayu, Satoshi
Author_Institution
Sch. of Inf. Sci., Japan Adv. Inst. of Sci. & Technol., Ishikawa, Japan
fYear
2003
fDate
21-24 Jan. 2003
Firstpage
319
Lastpage
324
Abstract
The module placement is one of the most important problems in VLSI design. A practical VLSI placement problem often includes some constraints. In this paper, we propose a penalty function approach for the efficient simulated annealing search on the solution space of constrained problems. We apply the penalty function approach to the placement problem with boundary constraints. Experimental results show that our proposed method can accomplish more effective simulated annealing search than the conventional method proposed for two module sets, an MCNC benchmark ami49 and a randomly generated module set.
Keywords
VLSI; circuit layout CAD; circuit optimisation; integrated circuit layout; modules; simulated annealing; VLSI design; boundary constraints; constraints; optimization problem; penalty function; placement problem; sequence-pair encoding; simulated annealing approach; simulated annealing search; solution space; Computational modeling; Decoding; Design optimization; Encoding; Genetic algorithms; Information science; Simulated annealing; Stochastic processes; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2003. Proceedings of the ASP-DAC 2003. Asia and South Pacific
Print_ISBN
0-7803-7659-5
Type
conf
DOI
10.1109/ASPDAC.2003.1195035
Filename
1195035
Link To Document