• DocumentCode
    393391
  • Title

    An effective SDRAM power mode management scheme for performance and energy sensitive embedded systems

  • Author

    Ker, Ning-Yaun ; Chen, Chung-Ho

  • Author_Institution
    Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
  • fYear
    2003
  • fDate
    21-24 Jan. 2003
  • Firstpage
    515
  • Lastpage
    518
  • Abstract
    We present an effective power mode management scheme used in SDRAM memory controllers. The scheme employs a bus utilization monitoring mechanism to initiate proper operations of SDRAM chips. Our approach reduces energy consumption by actively switching memories to low-power mode at low bus utilization. At higher bus utilization, the scheme switches memories to open page mode to reduce precharge energy as well as program execution time. This bus utilization predictor reduces memory energy consumption without the expense of increasing program execution time. It achieved the performance level of open page policy by consuming 20% less of memory energy.
  • Keywords
    SRAM chips; embedded systems; low-power electronics; SDRAM chip; bus utilization predictor; embedded system; energy consumption; low-power mode; memory controller; open page mode; power mode management; precharge energy; program execution time; Delay; Embedded system; Energy consumption; Energy management; Engineering management; Hardware design languages; Memory management; Monitoring; Power system management; SDRAM;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation Conference, 2003. Proceedings of the ASP-DAC 2003. Asia and South Pacific
  • Print_ISBN
    0-7803-7659-5
  • Type

    conf

  • DOI
    10.1109/ASPDAC.2003.1195071
  • Filename
    1195071